





















|                                                                 | Some Issues                                                                                                                                  |       |
|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------|
|                                                                 | eds continue to increase<br>aster than either DRAM or disk access                                                                            | times |
| Design challen                                                  | ge: dealing with this growing disparity                                                                                                      |       |
| <ul> <li>redesign DI processing</li> <li>restructure</li> </ul> | is SRAMs (provide a burst of data)<br>RAM chips to provide higher bandwidth<br>code to increase locality<br>hing (make cache visible to ISA) | or    |
| 11/9/2004                                                       | Comp 120 Fall 2004                                                                                                                           | 12    |







14





|           | Classes to go      |    |
|-----------|--------------------|----|
|           | 6                  |    |
| 11/9/2004 | Comp 120 Fall 2004 | 19 |